# Matrix Multiplication 1-Design

# Digital Design & Logic Synthesis

**Project: Matrix Multiplication** 

**Block: matmul** 

Digital High Level
Design

Version 0.3

| Classification:     | Template Title:          | Owner         | Creation Date | Page    |
|---------------------|--------------------------|---------------|---------------|---------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 1 of 27 |
|                     |                          | Noam Klainer  | 2024          |         |

# **Revision Log**

| Rev | Change                    | Description | Reason for change         | Done By     | Date       |
|-----|---------------------------|-------------|---------------------------|-------------|------------|
| 0.1 | Initial document          |             | Initial document          | Roee & Noam | 07/01/2024 |
| 0.2 | Upload Flow<br>Chart      |             | Upload Flow Chart         | Roee & Noam | 8/2/2024   |
| 0.3 | Update after Verification |             | Update after Verification | Roee & Noam | 5/03/2024  |
|     |                           |             |                           |             |            |
|     |                           |             |                           |             |            |

| Classification:     | Template Title:          | Owner         | Creation Date | Page    |
|---------------------|--------------------------|---------------|---------------|---------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 2 of 27 |
|                     |                          | Noam Klainer  | 2024          |         |

# **Table of Content**

| LIST OF  | FIGURES                                |    |
|----------|----------------------------------------|----|
|          | S FUNCTIONAL DESCRIPTIONS              |    |
| 1.1.1    | Component Top #1 Matmul                | 5  |
| 1.1.2    | Component #2 Matmul Calculator         |    |
| 1.1.3    | Component #3 Operand Registers A and B | 10 |
| 1.1.4    | Component #4 Control Register          |    |
| 1.1.5    | Component #5 Scratchpad                |    |
| 1.1.6    | Component #6 Adress Decoder            | 19 |
| 1.1.7    | Component #7 PE (Processing Element)   | 20 |
| 1.1.8    | Component #8 APB Slave                 | 23 |
| 1.1.9    | Component #9 Register Flags            | 25 |
| 2. FLOW  | CHART                                  | 26 |
| 3. APPEN | DIX                                    | 27 |
| 3.1 Tern | ninology                               | 27 |

| Classification:     | Template Title:          | Owner         | Creation Date | Page    |
|---------------------|--------------------------|---------------|---------------|---------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 3 of 27 |
|                     |                          | Noam Klainer  | 2024          |         |

# LIST OF FIGURES

| Figure 1: view of the block matmul.            | 6  |
|------------------------------------------------|----|
| Figure 2: view of the block matmul.            | 7  |
| Figure 3: view of the block matmul_calculator. | 9  |
| Figure 4: view of the block matmul_calculator. | 9  |
| Figure 5: view of the block matmul_calculator. | 9  |
| Figure 6: view of the block Register_A         | 11 |
| Figure 7: view of the block Register_A         | 11 |
| Figure 8: view of the block Regiser_A          | 11 |
| Figure 9: view of the block Register_B         |    |
| Figure 10: view of the block Register_B        |    |
| Figure 11: view of the block Registe_B         |    |
| Figure 12: view of the block Control Register  | 14 |
| Figure 13: view of the block Control Register  |    |
| Figure 14: view of the block Control Register  |    |
| Figure 15: view of the block ScratchPad        | 16 |
| Figure 16: view of the block ScratchPad        | 17 |
| Figure 17: view of the block ScratchPad        |    |
| Figure 18: view of the block Address Decoder   | 19 |
| Figure 19: view of the block Address Decoder   | 20 |
| Figure 20: view of the block Address Decoder   | 20 |
| Figure 21: view of the block PE                |    |
| Figure 22: view of the block PE                | 22 |
| Figure 23: view of the block PE                | 23 |
| Figure 24: view of the block APB               | 24 |
| Figure 25: view of the block Register Flags    | 25 |

| Classification:     | Template Title:          | Owner         | Creation Date | Page    |
|---------------------|--------------------------|---------------|---------------|---------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 4 of 27 |
|                     |                          | Noam Klainer  | 2024          |         |

### 1. BLOCKS FUNCTIONAL DESCRIPTIONS

### 1.1.1 Component Top #1 Matmul

### Functional Description:

The Matmul module serves as a hardware accelerator for matrix multiplication operations. It is designed to efficiently perform matrix multiplication using a systolic array architecture, which enables a highly parallel and pipelined computational structure, to achieve high throughput and reduced latency compared to traditional sequential methods.

### **Input Ports:**

- clk\_i: Clock input.
- rst\_ni: Reset Negative input.
- psel\_i: Peripheral select input.
- penable\_i: Peripheral enable input.
- pwrite\_i: Write enable input for peripheral.
- pstrb\_i: Valid data input for peripheral.
- pwdata\_i: Data write input for peripheral.
- paddr\_i: Address input for peripheral.

### **Output Ports:**

- pready\_o: Peripheral ready output.
- pslverr\_o: Peripheral slave error output.
- prdata\_o: Data output for peripheral.
- busy\_o: Busy signal output.
- done\_o: Done signal output.

| Classification:     | Template Title:          | Owner         | Creation Date | Page    |
|---------------------|--------------------------|---------------|---------------|---------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 5 of 27 |
|                     |                          | Noam Klainer  | 2024          |         |



Figure 1: view of the block matmul.

| Classification:     | Template Title:          | Owner                      | Creation Date    | Page    |
|---------------------|--------------------------|----------------------------|------------------|---------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon Noam Klainer | 7, January, 2024 | 6 of 27 |



Figure 2: view of the block matmul.

### 1.1.2 Component #2 Matmul Calculator

The Matmul Calculator is designed to perform matrix multiplication of two input matrices A and B and produce the result matrix in res\_o.

It utilizes a parallel processing approach where each element of the result matrix is computed independently using Processing Elements (PEs).

### **Inputs:**

clk\_i: Clock input.

rst\_ni: Reset negative input.

A: Input matrix A from buffer

B: Input matrix B from buffer

start\_bit: Start bit signal to initiate the computation.

mode\_bit: Mode bit t is set to biased operation add or not add matrix C.

### **Outputs:**

Met\_Res: Result matrix.

flags: Flags indicating the status of overflow, underflow and carry.

done: Indicates when the computation is completed.

| Classification:     | Template Title:          | Owner         | Creation Date | Page    |
|---------------------|--------------------------|---------------|---------------|---------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 7 of 27 |
|                     |                          | Noam Klainer  | 2024          |         |

counter: Counter signal.

### **Internal Signals/Interfaces:**

A\_internal: Internal representation of elements in matrix A.

B\_internal: Internal representation of elements matrix B.

start\_bit\_internal: Internal start bit signal for the next PE.

counter\_i: Internal counter signal to count till the computation is done.

done\_internal: Internal signal indicating completion of computations.

### Model Hierarchy:

Inside the module, there's a matrix of Processing Elements (PEs) arranged in rows and columns to perform parallel computation.

PEs communicate with each other to exchange data and control signals.



| Classification:     | Template Title:          | Owner         | Creation Date | Page    |
|---------------------|--------------------------|---------------|---------------|---------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 8 of 27 |
|                     |                          | Noam Klainer  | 2024          |         |

Figure 3: view of the block matmul\_calculator.



Figure 4: view of the block matmul\_calculator.



Figure 5: view of the block matmul\_calculator.

| Classification:     | Template Title:          | Owner         | Creation Date | Page    |
|---------------------|--------------------------|---------------|---------------|---------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 9 of 27 |
|                     |                          | Noam Klainer  | 2024          |         |

### 1.1.3 Component #3 Operand Registers A and B

Functional Description of Operand Registers A and B Module:

These modules serve as registers for storing matrix operands A, B. Handle data loading and retrieval for matrix multiplication.

### **Input Signals:**

- clk\_i: Clock input signal.
- rst\_ni: Reset signal (active low).
- start\_bit: Start bit signal for initiating operations.
- reload\_op: Signal for reloading operations.
- pwdata\_i: Write data input for Matrix.
- counter: Counter for the buffer.
- Mat\_i: Address input for row i Matrix (sub-addressing).
- write\_en\_Mat\_i: Enable write signal for Matrix.
- pstrb\_i: Valid data input for peripheral.
- n, k: Dimensions for operand A.
- k, m: Dimensions for operand B.
- Output Signals:
- read\_data\_Mat\_o: Read data output for Matrix.
- buff: Read data output for multiplication operand.
- Internal Signals:
- zeros: Signal representing all zeros.
- matrix\_Mat: 2D array representing the Matrix.

| Classification:     | Template Title:          | Owner         | Creation Date | Page     |
|---------------------|--------------------------|---------------|---------------|----------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 10 of 27 |
|                     |                          | Noam Klainer  | 2024          |          |

• write\_data\_Mat: Array storing write data for the Matrix.



Figure 6: view of the block Register\_A.



Figure 7: view of the block Register\_A



Figure 8: view of the block Regiser\_A

| Classification:     | Template Title:          | Owner         | Creation Date | Page     |
|---------------------|--------------------------|---------------|---------------|----------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 11 of 27 |
|                     |                          | Noam Klainer  | 2024          |          |



Figure 9: view of the block Register\_B



Figure 10: view of the block Register\_B

| Classification:     | Template Title:          | Owner         | Creation Date | Page     |
|---------------------|--------------------------|---------------|---------------|----------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 12 of 27 |
|                     |                          | Noam Klainer  | 2024          |          |



Figure 11: view of the block Registe\_B

### 1.1.4 Component #4 Control Register

Functional Description of Control Register Module:

The Control Register module plays a vital role in managing control signals and operation parameters within the matrix multiplication accelerator design. By providing a configuration setting, it enables flexible and efficient operation of the accelerator, allowing users to customize its behavior according to their requirements.

### **Inputs**:

- clk\_i: Clock signal.
- rst\_ni: Reset negative signal.
- done: Signal indicating completion of an operation.
- ena\_write\_control\_reg: Enable signal for writing to the control register from APB.
- start\_bit: Signal indicating the start of an operation.
- mode\_bit: Signal representing the operation mode add or not add matrix C from SP.

• write\_target: Signal specifying the target for write to ScratchPad.

| Classification:     | Template Title:          | Owner         | Creation Date | Page     |
|---------------------|--------------------------|---------------|---------------|----------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 13 of 27 |
|                     |                          | Noam Klainer  | 2024          |          |

- read\_target: Signal specifying the target for read from ScratchPad.
- dataflow\_type: not in use.
- dimension\_n, dimension\_k, dimension\_m: Signals representing the dimensions of matrices A, B, and C, respectively.
- reload\_operand\_a, reload\_operand\_b: Signals indicating whether to reload operands A and B, respectively (not in use).

### **Outputs:**

• control\_register: Output signal containing the configuration settings stored in the control register.



Figure 12: view of the block Control Register



| Classification:     | Template Title:          | Owner         | Creation Date | Page     |
|---------------------|--------------------------|---------------|---------------|----------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 14 of 27 |
|                     |                          | Noam Klainer  | 2024          |          |

Figure 13: view of the block Control Register



Figure 14: view of the block Control Register

### 1.1.5 Component #5 Scratchpad

### Functional Description:

The Scratchpad module serves as a memory structure with configurable parameters for storing and accessing data. It operates with multiple targets, allowing simultaneous read and write operations to different sections of memory.

### **Inputs:**

clk\_i: Clock input.

rst\_ni: Reset negative input.

write\_target\_sp: Address input for the destination inside SP

| Classification:     | Template Title:          | Owner         | Creation Date | Page     |
|---------------------|--------------------------|---------------|---------------|----------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 15 of 27 |
|                     |                          | Noam Klainer  | 2024          |          |

read\_target\_sp: Address input for the source in SP to matrix c.

ena\_write: Enable signal from busy signal APB.

sub\_address\_i: Sub-address input for read element from matrix

Data\_i: Data input for write to ScratchPad.

### **Outputs:**

Mat\_o: Output matrix data static to oprand C.

Data\_o: Output data for read from the design.

### **Internal Signals/Interfaces:**

- scratchpad\_reg: Register array for storing data of matrix c.
- zeros: Constant value of zero for initialization.



Figure 15: view of the block ScratchPad

| Classification:     | Template Title:          | Owner         | Creation Date | Page     |
|---------------------|--------------------------|---------------|---------------|----------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 16 of 27 |
|                     |                          | Noam Klainer  | 2024          |          |



Figure 16: view of the block ScratchPad

| Classification:     | Template Title:          | Owner         | Creation Date | Page     |
|---------------------|--------------------------|---------------|---------------|----------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 17 of 27 |
|                     |                          | Noam Klainer  | 2024          |          |



Figure 17: view of the block ScratchPad

| Classification:     | Template Title:          | Owner         | Creation Date | Page     |
|---------------------|--------------------------|---------------|---------------|----------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 18 of 27 |
|                     |                          | Noam Klainer  | 2024          |          |

### 1.1.6 Component #6 Adress Decoder

The Address Decoder module is responsible for decoding the address inputs and generating select signals for various memory and control registers within a system.

### **Inputs:**

- clk\_i: Clock input.
- rst\_ni: Reset input.
- paddr\_i: Address input.

### **Outputs:**

- Address\_sel\_Mat\_A: Select signal for memory matrix A.
- Address\_sel\_Mat\_B: Select signal for memory matrix B.
- Address\_sel\_control\_reg: Select signal for control registers.
- Address\_sel\_SP: Select signal for scratchpad memory.
- Address\_sel\_flags\_reg: Select signal for flags registers.



Figure 18: view of the block Address Decoder

| Classification:     | Template Title:          | Owner         | Creation Date | Page     |
|---------------------|--------------------------|---------------|---------------|----------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 19 of 27 |
|                     |                          | Noam Klainer  | 2024          |          |



Figure 19: view of the block Address Decoder



Figure 20: view of the block Address Decoder

### 1.1.7 Component #7 PE (Processing Element)

### Functional Description:

The PE (Processing Element) module is a computational unit designed to perform multiplication and addition operations on input data streams. This module provides a fundamental building block for parallel processing systems, allowing efficient computation of matrix.

| Classification:     | Template Title:          | Owner         | Creation Date | Page     |
|---------------------|--------------------------|---------------|---------------|----------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 20 of 27 |
|                     |                          | Noam Klainer  | 2024          |          |

### **Inputs**:

- up\_i: Input data from the upper neighbor PE or from design to first row PE
- left\_i: Input data from the left neighbor PE from design to first column.
- c\_i: Input data from matrix c
- clk\_i: Clock input.
- rst\_ni: Reset negative input.
- start\_bit: Start bit signal to initiate the computation.
- mode\_bit: Mode bit signal indicating whether to use the matrix c data in computation.

### **Outputs:**

- down\_o: Output data to the lower neighbour PE.
- right\_o: Output data to the right neighbour PE.
- res\_o: Output result of the computation.
- carry\_o: Carry output signal.
- start\_bit\_o: Start bit output signal for synchronization.
- done: Done signal indicating completion of computation.
- counter: Counter signal for tracking computation progress.

### **Internal Signals/Interfaces:**

- res\_temp: Temporary result variable.
- res\_prev: Previous result variable.
- A\_mul\_B: Product of input up\_i and left\_i.
- A\_prev: Previous value of input left\_i.

| Classification:     | Template Title:          | Owner         | Creation Date | Page     |
|---------------------|--------------------------|---------------|---------------|----------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 21 of 27 |
|                     |                          | Noam Klainer  | 2024          |          |

- B\_prev: Previous value of input up\_i.
- zeros: Constant value of zero for comparison.



Figure 21: view of the block PE



Figure 22: view of the block PE

| Classification:     | Template Title:          | Owner         | Creation Date | Page     |
|---------------------|--------------------------|---------------|---------------|----------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 22 of 27 |
|                     |                          | Noam Klainer  | 2024          |          |



Figure 23: view of the block PE

### 1.1.8 Component #8 APB Slave

### Functional Description:

The APB (Advanced Peripheral Bus) Slave module acts as a slave interface within a system-on-chip (SoC) design, providing connectivity to external peripherals or memory-mapped registers. It follows the Advanced Peripheral Bus protocol, which is commonly used for low-power and low-latency communication in embedded systems.

### **Inputs:**

- clk\_i: Clock input.
- rst\_ni: Reset negtive input.
- psel\_i: Peripheral select input signal.
- penable\_i: Peripheral enable input signal.
- pwrite\_i: Peripheral write enable input signal when low read enable.
- pwdata\_i: Peripheral write data input.

| Classification:     | Template Title:          | Owner         | Creation Date | Page     |
|---------------------|--------------------------|---------------|---------------|----------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 23 of 27 |
|                     |                          | Noam Klainer  | 2024          |          |

- paddr\_i: Peripheral address input.
- pstrb\_i: Valid data input for peripheral.

### • Outputs:

- prdata\_o: Read data output.
- pready\_o: Ready signal indicating readiness for data transfer.
- pslverr\_o: Slave error output signal.
- busy\_signal: Busy signal indicating ongoing operation.
- write\_ena\_control\_reg: Write enable signal for control registers.
- write\_ena\_Mat\_A: Write enable signal for matrix A.
- write\_ena\_Mat\_B: Write enable signal for matrix B.
- start\_bit: Start bit signal.



Figure 24: view of the block APB

| Classification:     | Template Title:          | Owner         | Creation Date | Page     |
|---------------------|--------------------------|---------------|---------------|----------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 24 of 27 |
|                     |                          | Noam Klainer  | 2024          |          |

### 1.1.9 Component #9 Register Flags

### Functional Description:

Register flags in computer hardware are bits stored in a special register to indicate specific conditions or states of the Matmul Calculator like overflow, underflow and carry flags are particularly relevant.

### **Inputs:**

- clk\_i: Clock input.
- rst\_ni: Reset negtive input.
- flags: carry/ overflow/ underflow input signal

### **Outputs:**

• prdata\_o: Read data Register flags output.



Figure 25: view of the block Register Flags

| Classification:     | Template Title:          | Owner         | Creation Date | Page     |
|---------------------|--------------------------|---------------|---------------|----------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 25 of 27 |
|                     |                          | Noam Klainer  | 2024          |          |

### 2. FLOW CHART



| Classification:     | Template Title:          | Owner         | Creation Date | Page     |
|---------------------|--------------------------|---------------|---------------|----------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 26 of 27 |
|                     |                          | Noam Klainer  | 2024          |          |

# 3. APPENDIX

# 3.1 Terminology

**PE** - Processing Element

SP - Scratchpad

**APB** - Advanced Peripheral Bus.

**ENA** - Enable

MAT - Matrix

MUL - Multiplication

**RST** - Reset

CLK - Clock

**Addr** - Address

| Classification:     | Template Title:          | Owner         | Creation Date | Page     |
|---------------------|--------------------------|---------------|---------------|----------|
| Logic Design course | Matmul High Level Design | Roee Shahmoon | 7, January,   | 27 of 27 |
|                     |                          | Noam Klainer  | 2024          |          |